Lead or mentor a team of engineers working on FPGA IP verification
Define team priorities, set goals, and monitor performance through KPIs and regular performance reviews.
Foster an environment of learning, collaboration, and technical excellence to drive verification efficiencies.
Technical Management
Oversee the development and delivery of verification of IPs owned by the team and ensure alignment with QPDS/ releases.
Drive innovation in verification methodologies to improve quality & efficiency.
Collaborate with FPGA design, software, and validation teams to help integrate IP into the Quartus ecosystem.
Ensure robust quality for the IP owned.
Provide technical guidance on verification methodology.
Functional Expertise
Hands-on technical verification lead who will own the verification on IPs for FPGA.
Performs functional logic verification of an FPGA to ensure the design will meet specification requirements. Develops FPGA verification plans, test benches, and the verification environment to ensure coverage to confirm to microarchitecture specifications.
Executes verification plans and defines and runs simulation models to verify the FPGA design and uncover bugs.
Replicates, root causes, and debugs issues in the pre-silicon environment.
Finds and implements corrective measures to resolve failing tests.
Collaborates with FPGA architects, RTL developers, and software teams to improve verification of complex architectural and microarchitectural features.
Documents test plans and drives technical reviews of plans and proofs with design and architecture teams.
Maintains and improves existing functional verification infrastructure and methodology.
Documents, reviews, and executes the verification strategy plan on different methodologies/techniques used to enable feature coverage as per the microarchitecture specifications.
Developing validation test suites and driving continuous improvement into existing validation test suites and methodologies.
Complete verification life cycle (verification architecture, test plan, execution, debug, coverage closure).
Experience
10+ years of experience in verification in IP/ FPGA/ SoC/ ASIC.
Proven expertise in RTL design and verification for FPGA architectures.
Hands-on experience with OVM/UVM, System Verilog, and constrained random verification methodologies.
Strong background in simulation tools such as ModelSim, Questa, VCS, or similar EDA simulators.
Experience with Ethernet/ PCIe/ PIPE & FPGA architecture is an added advantage.
Experience in design verification with developing, maintaining, and executing complex IPs and/or SOCs.
Leadership & Soft Skills
Proven ability to lead and develop technical teams, drive collaboration, and deliver results.
Strong problem-solving and analytical skills with a proactive mindset.
Excellent communication and stakeholder management skills, capable of engaging both technical and non-technical audiences.
Qualifications
Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.
Job Type
Regular
Shift
Shift 1 (India)
Primary Location:
Bengaluru, Karnataka, India
Additional Locations:
Posting Statement
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Searching, interviewing and hiring are all part of the professional life. The TALENTMATE Portal idea is to fill and help professionals doing one of them by bringing together the requisites under One Roof. Whether you're hunting for your Next Job Opportunity or Looking for Potential Employers, we're here to lend you a Helping Hand.
Disclaimer: talentmate.com is only a platform to bring jobseekers & employers together.
Applicants
are
advised to research the bonafides of the prospective employer independently. We do NOT
endorse any
requests for money payments and strictly advice against sharing personal or bank related
information. We
also recommend you visit Security Advice for more information. If you suspect any fraud
or
malpractice,
email us at abuse@talentmate.com.
You have successfully saved for this job. Please check
saved
jobs
list
Applied
You have successfully applied for this job. Please check
applied
jobs list
Do you want to share the
link?
Please click any of the below options to share the job
details.
Report this job
Success
Successfully updated
Success
Successfully updated
Thank you
Reported Successfully.
Copied
This job link has been copied to clipboard!
Apply Job
Upload your Profile Picture
Accepted Formats: jpg, png
Upto 2MB in size
Your application for Cloud Systems And Solutions Engineer
has been successfully submitted!
To increase your chances of getting shortlisted, we recommend completing your profile.
Employers prioritize candidates with full profiles, and a completed profile could set you apart in the
selection process.
Why complete your profile?
Higher Visibility: Complete profiles are more likely to be viewed by employers.
Better Match: Showcase your skills and experience to improve your fit.
Stand Out: Highlight your full potential to make a stronger impression.
Complete your profile now to give your application the best chance!