At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.
You Are:
You are a passionate engineer with a keen interest in the intricate world of formal verification and EDA tool validation. You thrive on solving complex technical problems and are motivated by the challenge of ensuring the highest standards for cutting-edge verification solutions. With a strong background in digital design and formal methods, you are well-versed in scripting and comfortable in Unix/Linux environments. You bring a collaborative spirit, excellent analytical abilities, and a commitment to continuous learning and improvement. Your experience ranges from hands-on tool validation to partnering with R&D teams, and you are eager to influence the development of industry-leading products. You value working in diverse, cross-functional teams and appreciate the opportunity to share your expertise and learn from others. Adaptable and detail-oriented, you excel in fast-paced environments and enjoy staying abreast of the latest trends in formal verification. Above all, you are driven by the desire to make a tangible impact on the future of silicon design and verification.
What You’ll Be Doing:
Develop comprehensive test plans for formal verification tools and innovative methodologies.
Validate advanced features of EDA tools such as Synopsys VC Formal, including Property Verification (FPV), Sequential Equivalence (SEQ), and Connectivity Checking.
Create and execute robust test cases and regression suites to thoroughly assess tool functionality and performance.
Analyze tool behavior, debug complex issues, and effectively communicate findings to the R&D team for resolution and improvement.
Collaborate closely with cross-functional teams, including R&D, application engineers, and product management, to define and enhance tool features.
Stay current with the latest formal verification methodologies, industry standards, and emerging trends to drive innovation in tool development.
The Impact You Will Have:
Ensure the reliability and performance of industry-leading formal verification tools used globally in chip design.
Drive quality improvements that directly influence customer success and satisfaction.
Contribute to faster time-to-market for advanced silicon solutions by validating and enhancing verification tool capabilities.
Empower cross-functional teams with actionable insights and feedback that shape product direction and innovation.
Advance the state-of-the-art in formal verification methodologies, helping Synopsys maintain its leadership position.
Play a pivotal role in delivering robust, scalable solutions for the most demanding semiconductor applications.
What You’ll Need:
Bachelors or Masters degree in Electrical Engineering, Computer Science, or related discipline.
2–14 years of experience in formal verification or EDA tool validation.
Hands-on experience with formal verification tools such as Synopsys VC Formal.
Strong knowledge of formal methods, SystemVerilog Assertions (SVA), and digital design fundamentals.
Proficiency in scripting languages (Python, Perl, Tcl) within Unix/Linux environments.
Who You Are:
Analytical problem-solver with strong debugging skills and attention to detail.
Effective communicator, able to convey technical concepts clearly across teams.
Collaborative team player with a proactive approach to sharing insights and feedback.
Adaptable and eager to learn new technologies and methodologies.
Driven by curiosity, innovation, and a commitment to excellence.
The Team You’ll Be A Part Of:
You will join a dynamic and diverse engineering team focused on developing and validating world-class formal verification solutions. The team thrives on innovation, collaboration, and technical rigor, working closely with R&D, product management, and application engineers to deliver impactful products. You’ll be part of a supportive environment that values continuous learning, open communication, and the pursuit of excellence in every aspect of tool development.
Rewards and Benefits:
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.
Computer Hardware Manufacturing Software Development And Semiconductor Manufacturing
What We Offer
About the Company
Searching, interviewing and hiring are all part of the professional life. The TALENTMATE Portal idea is to fill and help professionals doing one of them by bringing together the requisites under One Roof. Whether you're hunting for your Next Job Opportunity or Looking for Potential Employers, we're here to lend you a Helping Hand.
Disclaimer: talentmate.com is only a platform to bring jobseekers & employers together.
Applicants
are
advised to research the bonafides of the prospective employer independently. We do NOT
endorse any
requests for money payments and strictly advice against sharing personal or bank related
information. We
also recommend you visit Security Advice for more information. If you suspect any fraud
or
malpractice,
email us at abuse@talentmate.com.
You have successfully saved for this job. Please check
saved
jobs
list
Applied
You have successfully applied for this job. Please check
applied
jobs list
Do you want to share the
link?
Please click any of the below options to share the job
details.
Report this job
Success
Successfully updated
Success
Successfully updated
Thank you
Reported Successfully.
Copied
This job link has been copied to clipboard!
Apply Job
Upload your Profile Picture
Accepted Formats: jpg, png
Upto 2MB in size
Your application for Formal Verification Engineer Sr Staff
has been successfully submitted!
To increase your chances of getting shortlisted, we recommend completing your profile.
Employers prioritize candidates with full profiles, and a completed profile could set you apart in the
selection process.
Why complete your profile?
Higher Visibility: Complete profiles are more likely to be viewed by employers.
Better Match: Showcase your skills and experience to improve your fit.
Stand Out: Highlight your full potential to make a stronger impression.
Complete your profile now to give your application the best chance!